# SOC Design Lab R11941093 Caillou Huang

### Block Diagram:





### **Describe Operation:**

#### Parameter:

- 1. Testbench have to receive awready and wready signal from fir.v before transfer the data(awaddr, wdata) and valid(awvalid, wvalid) signal, in the data transfer process from testbench to tap RAM we gotta make sure the tap\_WE and tap\_EN are high.
- 2. By setting tap\_WE=0 and tap\_EN=1, we access data from both shiftRam and tapRAM to computation.

3. When RIF process all the dataset, ap\_done is generated via setting address to 0x01.

## Resource Usage:

- 1.Two Brams for tapRam and dataRam,
- 2.Register including :three counters, state and register in MAC accumulation.

| +                       | •   |      | •   |       | •  |            | •  |                   |
|-------------------------|-----|------|-----|-------|----|------------|----|-------------------|
| l Site Type             | ı   | Used | ı   | Fixed | ı  | Prohibited | I  | Available   Util% |
| +                       | +   |      | +   |       | +. |            | +- | +                 |
| Slice LUTs*             | I   | 263  | I   | 0     | I  | 0          | I  | 53200   0.49      |
| LUT as Logic            | I   | 263  | I   | 0     | ١  | 0          | I  | 53200   0.49      |
| l LUT as Memory         | I   | 0    | I   | 0     | I  | 0          | I  | 17400   0.00      |
| Slice Registers         | I   | 155  | I   | 0     | I  | 0          | I  | 106400   0.15     |
| l Register as Flip Flop | I   | 123  | I   | 0     | I  | 0          | I  | 106400   0.12     |
| l Register as Latch     | I   | 32   | I   | 0     | I  | 0          | I  | 106400   0.03     |
| I F7 Muxes              | I   | 0    | I   | 0     | ١  | 0          | I  | 26600 l 0.00 l    |
| l F8 Muxes              | I   | 0    | ١   | 0     | I  | 0          | I  | 13300   0.00      |
| +                       | . 4 |      | . 4 |       | 4. |            | +- |                   |

2. Memory

-----

| + |                | ٠+٠ |      | +. |       | + |            | +- |           | ۱- | +      |
|---|----------------|-----|------|----|-------|---|------------|----|-----------|----|--------|
| I | Site Type      | I   | Used | I  | Fixed | I | Prohibited | I  | Available | I  | Util%  |
| + |                | +   |      | +  |       | + |            | +- |           | ۱- | +      |
| ١ | Block RAM Tile | I   | 0    | I  | 0     | I | 0          | I  | 140       | I  | 0.00 [ |
| ١ | RAMB36/FIFO*   | I   | 0    | I  | 0     | I | 0          | I  | 140       | I  | 0.00 I |
| ١ | RAMB18         | I   | 0    | I  | 0     | I | 0          | I  | 280       | I  | 0.00 I |
| + |                | +   |      | +. |       | + |            | +- |           | ١- | +      |

## Timing Report:



| etup                         |          | Hold                         |          | Pulse Width                              |          |  |  |  |
|------------------------------|----------|------------------------------|----------|------------------------------------------|----------|--|--|--|
| Worst Negative Slack (WNS):  | 1.274 ns | Worst Hold Slack (WHS):      | 0.140 ns | Worst Pulse Width Slack (WPWS):          | 8.000 ns |  |  |  |
| Total Negative Slack (TNS):  | 0.000 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns |  |  |  |
| Number of Failing Endpoints: | 0        | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |  |  |  |
| Total Number of Endpoints:   | 528      | Total Number of Endpoints:   | 528      | Total Number of Endpoints:               | 124      |  |  |  |



### Simulation Waveform:

